Österreichische Post 5.99 DPD-Kurier 6.49 GLS-Kurier 4.49

Direct Transistor-Level Layout for Digital Blocks

Sprache EnglischEnglisch
Buch Hardcover
Buch Direct Transistor-Level Layout for Digital Blocks Prakash Gopalakrishnan
Libristo-Code: 01418116
Verlag Springer-Verlag New York Inc., Juni 2004
Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately,... Vollständige Beschreibung
? points 317 b
126.51 inkl. MwSt.
Externes Lager in kleiner Menge Wir versenden in 13-16 Tagen

30 Tage für die Rückgabe der Ware


Das könnte Sie auch interessieren


Nezabiješ Pavel Motejlek / Hardcover
common.buy 3.42
Fantóm Vladimír Kikuš / Hardcover
common.buy 7.46
SketchUp to LayOut Donley Matt / Broschur
common.buy 48.62
Cambridge English Worldwide Starter workbook Andrew Littlejohn / Broschur
common.buy 9.27
Drug Allergy Brian A. Baldo / Hardcover
common.buy 245.37
Sparrows Denis Summers-Smith / Hardcover
common.buy 96.25
Die neue ungarische Civilprozessordnung. Alexander Schmidt / Broschur
common.buy 60.44
Fundamentals of Adhesion L.H. Lee / Hardcover
common.buy 194.62
Local Heroes in the Global Village David B. Audretsch / Broschur
common.buy 126.51
Galaxien Roger J. Tayler / Broschur
common.buy 55.48

Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, increased performance, and low-level device sizing for timing/power are poorly handled in a fixed cell library. Direct Transistor-Level Layout For Digital Blocks proposes a direct transistor-level layout approach for small blocks of custom digital logic as an alternative that better accommodates demands for device-level flexibility. This approach captures essential shape-level optimizations, yet scales easily to netlists with thousands of devices, and incorporates timing optimization during layout. The key idea is early identification of essential diffusion-merged MOS device groups, and their preservation in an uncommitted geometric form until the very end of detailed placement. Roughly speaking, essential groups are extracted early from the transistor-level netlist, placed globally, optimized locally, and then finally committed each to a specific shape-level form while concurrently optimizing for both density and routability. The essential flaw in prior efforts is an over-reliance on geometric assumptions from large-scale cell-based layout algorithms. Individual transistors may seem simple, but they do not pack as gates do. Algorithms that ignore these shape-level issues suffer the consequences when thousands of devices are poorly packed. The approach described in this book can pack devices much more densely than a typical cell-based layout.Direct Transistor-Level Layout For Digital Blocks is a comprehensive reference work on device-level layout optimization, which will be valuable to CAD tool and circuit designers.

Verschenken Sie dieses Buch noch heute
Es ist ganz einfach
1 Legen Sie das Buch in Ihren Warenkorb und wählen Sie den Versand als Geschenk 2 Wir schicken Ihnen umgehend einen Gutschein 3 Das Buch wird an die Adresse des beschenkten Empfängers geliefert

Anmeldung

Melden Sie sich bei Ihrem Konto an. Sie haben noch kein Libristo-Konto? Erstellen Sie es jetzt!

 
obligatorisch
obligatorisch

Sie haben kein Konto? Nutzen Sie die Vorteile eines Libristo-Kontos!

Mit einem Libristo-Konto haben Sie alles unter Kontrolle.

Erstellen Sie ein Libristo-Konto